Closed-loop speed control of bridgeless PFC buck-boost Converter-Fed BLDC motor drive

Sanjay S
Siddaganga Institute Of Technology/Electrical & Electronics, Tumkur, India
Email: sanjayshekhar04@gmail.com

Abstract - This paper presents performance analysis of closed loop speed control of bridgeless (BL) power factor corrected (PFC) buck-boost converter fed brushless direct current (BLDC) motor. A wide range of torque and speed control of the electric motor is required in most applications. The use of brushless direct current motor (BLDC) in household applications is becoming very common due to high efficiency, fast response, low inertia and low maintenance. Conventional schemes use diode bridge rectifier at the front end but the proposed single stage PFC converter not only eliminates the conventional system of bridge rectifier but also increases power quality at ac mains. Hence PFC BL buck-boost converter is operated in discontinuous inductor current mode (DICM). The performance of the proposed drive is evaluated for a wide range of speed by carrying out simulation in PSIM environment.

Index terms - Bridgeless (BL), buck-boost converter, Brushless direct current (BLDC), discontinuous inductor current mode (DCM), power factor converters (PFC)

I. INTRODUCTION

The use of BLDC motor in recent times is gaining a lot of interest due to its high efficiency, fast dynamic response, high flux density and low maintenance in household applications like fans, water pumps, mixers, exhaust fans etc. The use of BLDC motor is not only limited to household applications it is also used in Locomotives, Medical equipments, Industrial tools and Aerospace applications.

BLDC motors use hall sensor based rotor position detection for the electronic commutation which is an advantage over mechanical commutation, due to the absence of brushes and commutator which increases the span of the motor hence can be used even for high speed ranges.

Conventionally the BLDC motors are fed from single phase AC supply through diode bridge rectifier (DBR) followed by high DC link capacitor. It draws peak current which results in total harmonic distortion (THD) of supply current of the order of 81.54 % and a poor power factor (PF) around 0.728. Hence PFC converters are used after DBR to improve the power factor. Further many single stage AC-DC PFC converters are reported in the literature survey which gained more importance due to low component count and minimal number of switches are required to control DC link voltage.

One has to consider the mode of operation of PFC converter which directly affects the cost and device rating which is the main concern in low power applications. The converter mainly operates in two modes - Continuous conduction mode (CCM) & Discontinuous conduction mode (DCM). In CCM, the current through the inductor or the voltage across the DC link capacitor remains continuous, but it requires 3 sensors for PFC operation. Hence it is not cost-effective. On the other hand, DCM requires only one voltage sensor for DC link voltage control, hence DCM is preferred for low-power applications.

Conventional control of the BLDC motor drive utilizes pulse width-modulated voltage source inverter (PWM-VSI) for speed control with a constant DC link voltage. Hence, this method is not preferred as the switching losses increases with square of the switching frequency in VSI.

Many converters are proposed to improve the power factor (PF) at AC mains but has a drawback in one or other way. PFC buck, Boost & Buck-Boost converter operating in CCM[1-3]. The buck and boost converter limits the operating range of the DC link voltage and has a drawback of high switching losses. Further to this SEPIC converter was proposed. Though it is operated in DCM mode it also has high switching losses and high component count[4]. Later CUK converter based variable DC link voltage was proposed to operate in CCM (3 sensors) which is not cost effective in lower power applications[5].

Further to this BL PFC converters are proposed which completely eliminates the use of DBR in the front end[6-9]. Among all the converters, Buck-Boost converter is best suited for low power applications since it uses less components and currents flows through minimum number of components during half cycle of conduction. The following table gives the comparative study of various bridgeless configuration.
The table shows different PFC configurations with component counts:

<table>
<thead>
<tr>
<th>Configuration</th>
<th>Switch Sw</th>
<th>Diode D</th>
<th>Inductor L</th>
<th>Capacitance C</th>
<th>Total</th>
<th>Half period</th>
</tr>
</thead>
<tbody>
<tr>
<td>BL-Buck</td>
<td>2</td>
<td>4</td>
<td>2</td>
<td>2</td>
<td>10</td>
<td>5</td>
</tr>
<tr>
<td>BL-Boost</td>
<td>2</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>6</td>
<td>4</td>
</tr>
<tr>
<td>BL-CEK T-1</td>
<td>2</td>
<td>3</td>
<td>3</td>
<td>3</td>
<td>11</td>
<td>8</td>
</tr>
<tr>
<td>BL-CEK T-2</td>
<td>2</td>
<td>2</td>
<td>3</td>
<td>4</td>
<td>11</td>
<td>11</td>
</tr>
<tr>
<td>BL-CEK T-3</td>
<td>2</td>
<td>4</td>
<td>4</td>
<td>3</td>
<td>13</td>
<td>7</td>
</tr>
<tr>
<td>BL-CEK</td>
<td>2</td>
<td>3</td>
<td>3</td>
<td>2</td>
<td>10</td>
<td>8</td>
</tr>
<tr>
<td>BL-SEPSC</td>
<td>2</td>
<td>3</td>
<td>1*</td>
<td>2</td>
<td>9</td>
<td>7</td>
</tr>
<tr>
<td>BL-SEPSC</td>
<td>2</td>
<td>3</td>
<td>2</td>
<td>2</td>
<td>9</td>
<td>7</td>
</tr>
<tr>
<td>PROPOSED</td>
<td>2</td>
<td>4</td>
<td>2</td>
<td>1</td>
<td>9</td>
<td>5</td>
</tr>
</tbody>
</table>

Table 1: Different PFC configuration with component counts

II. PROPOSED PFC BL BUCK-BOOST CONVERTER-FED BLDC MOTOR

The converter is operated in both positive and negative cycles. During positive cycle, switch $S_{w1}$ is triggered to charge inductor current to $I_{L1}$ and diode $D_p$ completes the cycle. In the meantime the capacitor $C_d$ is discharged by VSI-Fed BLDC motor.

**Mode 1:**

- In this mode, switch $S_{w1}$ is triggered to charge inductor current to $I_{L1}$ and diode $D_p$ completes the cycle. In the meantime the capacitor $C_d$ is discharged by VSI-Fed BLDC motor.

**Mode 2:**

- In this mode, the $S_{w1}$ is turned off and inductor energy is transferred to capacitor $C_a$. Hence the current in the inductor reduces and reaches zero.

**Mode 3:**

- In this mode, inductor $L_1$ enters discontinuous current mode. None of the switches or diodes conduct during this mode. Hence DC link capacitor transfers its energy to load and the DC link voltage $V_{dc}$ starts decreasing. The operation is repeated when $S_{w1}$ is again turned on after a switching cycle.

---

**Figure 1:** Proposed PFC BL Buck-Boost converter-Fed BLDC motor

The figure shows proposed methodology comprising at the front end Buck-Boost converter followed by VSI fed BLDC motor. The converter parameters are designed such that it is made to operate in DCM, which results in improved PF at AC mains. The speed of the BLDC motor is directly proportional to DC link voltage. Hence by varying the voltage the speed can be controlled which reduces switching losses in VSI due to low frequency of operation of VSI. Further closed loop speed control is designed and the circuit is analyzed for various mechanical loads.

III. OPERATION OF BUCK-BOOST CONVERTER

The converter is operated in both positive and negative cycles. During positive cycle $S_{w1}$ & inductor $L_1$, and diodes $D_1$ and $D_p$ are operated to transfer energy to dc link capacitor $C_d$. On the other hand, in negative half cycle of the supply voltage, switch $S_{w2}$, inductor $L_2$, and diodes $D_2$ and $D_n$ conduct to transfer energy.

There are three modes to complete a switching period in both the cycles.

---

**Fig 2(a)**

**Fig 2(b)**

**Fig 2(c)**
Similarly, for the negative half cycle switch $S_{w_2}$, inductor $L_{i2}$, and diodes $D_n$ and $D_2$ operate for voltage control and PFC operation.

**Mode 1:**

![Fig 2(d)](image_url)

**Mode 2:**

![Fig 2(e)](image_url)

**Mode 3:**

![Fig 2(f)](image_url)

**Fig 2(g)** - waveforms during switching cycle

**IV. DESIGN OF CONVERTER, INPUT FILTERS AND INVERTER SELECTION**

A PFC BL buck-boost converter is intended to work in DCM such that the current in inductors $L_{i1}$ and $L_{i2}$ will be discontinuous in a switching period. A converter is designed for power ($P_o = 350W$). The average voltage appearing at the input side for a supply voltage with an rms value of 220 V, is given as

$$V_{in} = \frac{2 \times 1.414 \times V_s}{\pi} = \frac{2 \times 1.414 \times 220}{\pi} = 198V$$

The duty ratio ($d$) of the buck-boost converter calculated by the formula

$$d = \frac{V_{dc}}{V_{dc} + V_{in}}$$

The converter is designed for minimum DC link voltage of 50V ($V_{dc\ min}$) to 200V ($V_{dc\ max}$) with nominal value of 100V. The corresponding duty cycle varies from 0.2016 to 0.5025.

**DESIGN OF INPUT INDUCTORS ($L_{i1}$ & $L_{i2}$):**

The value of the inductors to be operated in critical conduction mode can be calculated by using formula

$$L_{ic} = R(1-d)^2$$

R is the equivalent load resistance, $f_s$ is the switching frequency. The power corresponding to minimum duty ratio and minimum dc link voltage (50V) is 90W. Hence $L_{ic1}$ can be written as

$$L_{ic1} = 442.67\mu H$$

In order to ensure the converter to be operated in DCM mode the values of Inductances $L_{i1}$ & $L_{i2}$ are taken as $60\mu H$. This reduces the size, cost as well as weight of the power converter.

**DESIGN OF DC LINK CAPACITOR ($C_d$):**

The DC link capacitor is design mainly depends on amount of second-order harmonic current flowing through it. The supply current ($i_s$) should be in phase with supply voltage ($V_s$) for PFC operation. Hence input power is given by

$$P_{in} = (\sqrt{2} \times V_s \times \sin \omega t) \times (\sqrt{2} \times I_s \times \sin \omega t)$$

$$= V_s I_s (1 - \cos 2\omega t)$$

Here second term corresponds to 2nd harmonic reflected in dc link capacitor. Hence

$$i_c(t) = \frac{V_s \times I_s}{V_{dc}} \cos 2\omega t$$

The ripple DC voltage corresponding to this capacitor current is given by
\[
\Delta V_{dc} = \frac{1}{2C_d} \int i_d(t) \, dt = -\frac{I_d}{2wC_d} \sin 2wt
\]

The maximum voltage ripple at dc link voltage is obtained when \( \sin \, wt = 1 \), hence above term is rewritten as
\[
C_d = \frac{I_d}{2w\Delta V_{dc}}
\]

Hence the value of the capacitor is calculated with allowable voltage ripple of 3%.

Hence,
\[
C_d = \frac{I_d}{2w\Delta V_{dc}} = \frac{P_0}{2V_{dc,des}} = \frac{350}{2 \times 314 + 0.03 \times 100} = 1857.7 \mu F
\]

Hence value of \( C_d \) is taken to nearest value 2200 \( \mu F \).

**DESIGN OF INPUT FILTERS (\( L_f \) & \( C_f \));**

In order to absorb the higher order harmonics a second-order low-pass LC filter is used at the front end of the converter. Hence value of filter capacitor is calculated as[10]
\[
C_{max} = \frac{L_{peak}}{wL \cdot V_{peak}} \tan \theta \\
= \frac{350}{220 \cdot 314 + 220 + 10} \tan 1^o = 401.98 nF
\]

Here \( L_{peak} \), \( V_{peak} \), \( wL \), and \( \theta \) represent the peak value of supply current, supply voltage, line frequency in rad/sec, and displacement angle between the supply voltage and supply current, respectively.

Hence value of \( C_f \) is chosen as 330\( \mu F \). The value of filter inductor \( (L_f) \) is calculated by considering source impedance \( (L_s) \) of 4%-5% of base impedance. The required inductance is calculated as[12]
\[
L_{req} = \frac{1}{4\pi^2f_c^2C_f} - 0.04 \frac{1 \cdot 220^2}{314 \cdot 350} \\
= 1.57 mH
\]

Hence the inductance of 2.6mH is selected inorder to reduce harmonics.

**V. CONTROL OF PFC BLUCK—BOOST CONVERTER—FED BLDC MOTOR DRIVE**

**CONTROL OF PFC CONVERTER:**
A simple voltage follower approach helps in control of PFC converter operated in DCM mode at the front end. PWM pulses are generated by comparing DC link voltage and the reference voltage and is given to switches \( S_{w1} \) & \( S_{w2} \). The reference voltage \( (V_{dc, \ast}) \) is generated as
\[
V_{dc, \ast} = k_o \cdot u^s
\]

Where \( k_o \) and \( u^s \) are the motors voltage constant and reference speed.

The error voltage generated by comparing \( V_{dc, \ast} \) and DC link voltage \( (V_{dc}) \) is given to Proportional-integral (PI) controller to generate controlled output voltage \( Vcc \). Finally the output voltage \( (Vc) \) is compared with high frequency saw-tooth wave \( (V_{m}) \) to generate PWM pulses as

**For \( V_c > 0; \)**

If \( m_d < V_{cc} \), then \( S_{w1} = \text{ON} \)  
If \( m_d \geq V_{cc} \), then \( S_{w1} = \text{OFF} \)

**For \( V_c < 0; \)**

If \( m_d < V_{cc} \), then \( S_{w2} = \text{ON} \)  
If \( m_d \geq V_{cc} \), then \( S_{w2} = \text{OFF} \)

\( S_{w1} \) and \( S_{w2} \) are the switching signals.

**COMMUTATION OF BLDC MOTOR:**

The proper switching of VSI ensures that symmetrical current is drawn from the DC link capacitor for 120 degree.

![Fig 3(a)—Operation Of VSI-fed BLDC motor](image)

Hall sensors are used in order to sense the rotor position. For every 60 electrical degrees of rotation, one of the Hall sensors changes the state. Hence the switching states for achieving electronic commutation of BLDC motor based on hall signal is given as below in table.

<table>
<thead>
<tr>
<th>( \theta (^\circ) )</th>
<th>Hall Signals</th>
<th>Switching States</th>
</tr>
</thead>
<tbody>
<tr>
<td>NA</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0-60</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>60-120</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>120-180</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>180-240</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>240-300</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>300-360</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>NA</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

![Fig 3(b)—Commutation sequence](image)

**VI. SIMULATION OF PROPOSED CONVERTER**

The performance of the drive is simulated in PSIM environment and the parameters such as supply voltage \( (V_s) \), supply current \( (i_s) \), DC link voltage \( (Vdc) \), inductor currents \( (I_{L1} \& I_{L2}) \), switch currents & switch voltage are analyzed to demonstrate its proper functioning. Also the power factor and total harmonic distortion (THD) are analyzed to determine power quality at AC mains.

www.i3cpublications.org
Further various circuits are analyzed by connecting various loads such as constant speed, mechanical load (resistive) and linear voltage change applications etc.

**CONCLUSION**

This paper presents the simulation of closed loop speed control of Bridgeless PFC Buck-Boost converter feeding BLDC motor. When BLDC motor is fed by DBR, it results in PF below 0.5. Hence the PF can be improved at the AC mains by this converter. THD can be reduced to the order of 3.55% which are below the limits set by international electrotechnical standards (IEC 61000-3-2 phase), by using a low pass filter at the input side, the PF can be increased up to 0.9978. The circuit is also analyzed for mechanical loads in the PSIM environment. The hardware development of prototype is planned to validate the performance of converter.

**REFERENCES**


